|
Session 1 - High-Level Design (1) |
|
|
|
System-Level Application-Specific NoC Design for Network and Multimedia Applications |
|
|
1 | (9) |
|
|
|
Fast and Accurate Embedded Systems Energy Characterization Using Non-intrusive Measurements |
|
|
10 | (10) |
|
|
|
|
A Flexible General-Purpose Parallelizing Architecture for Nested Loops in Reconfigurable Platforms |
|
|
20 | (11) |
|
|
|
|
|
An Automatic Design Flow for Mapping Application onto a 2D Mesh NoC Architecture |
|
|
31 | (12) |
|
|
Session 2 - Low Power Design Techniques |
|
|
|
Template Vertical Dictionary-Based Program Compression Scheme on the TTA |
|
|
43 | (10) |
|
|
|
|
|
|
Asynchronous Functional Coupling for Low Power Sensor Network Processors |
|
|
53 | (11) |
|
|
|
|
|
|
|
|
|
A Heuristic for Reducing Dynamic Power Dissipation in Clocked Sequential Designs |
|
|
64 | (11) |
|
|
Low-Power Content Addressable Memory With Read/Write and Matched Mask Ports |
|
|
75 | (11) |
|
|
|
|
The Design and Implementation of a Power Efficient Embedded SRAM |
|
|
86 | (11) |
|
|
|
|
|
Session 3 - Low Power Analog Circuits |
|
|
|
Design of a Linear Power Amplifier with ±1.5V Power Supply Using ALADIN |
|
|
97 | (10) |
|
|
|
Settling Time Minimization of Operational Amplifiers |
|
|
107 | (10) |
|
|
|
|
Low-Voltage Low-Power Curvature-Corrected Voltage Reference Circuit Using DTMOSTs |
|
|
117 | (8) |
|
|
Session 4 - Statistical Static Timing Analysis |
|
|
|
Computation of Joint Timing Yield of Sequential Networks Considering Process Variations |
|
|
125 | (13) |
|
|
|
|
|
A Simple Statistical Timing Analysis Flow and Its Application to Timing Margin Evaluation |
|
|
138 | (10) |
|
|
|
|
|
|
|
A Statistical Approach to the Timing-Yield Optimization of Pipeline Circuits |
|
|
148 | (12) |
|
|
|
|
|
Session 5 - Power Modeling and Optimization |
|
|
|
A Novel Gate-Level NBTI Delay Degradation Model with Stacking Effect |
|
|
160 | (11) |
|
|
|
|
|
|
|
Modelling the Impact of High Level Leakage Optimization Techniques on the Delay of RT-Components |
|
|
171 | (10) |
|
|
|
|
Logic Style Comparison for Ultra Low Power Operation in 65nm Technology |
|
|
181 | (10) |
|
|
|
|
|
Design-In Reliability for 90-65nm CMOS Nodes Submitted to Hot-Carriers and NBTI Degradation |
|
|
191 | (10) |
|
|
|
|
|
|
Session 6 - Low Power Routing Optimization |
|
|
|
Clock Distribution Techniques for Low-EMI Design |
|
|
201 | (10) |
|
|
|
|
Crosstalk Waveform Modeling Using Wave Fitting |
|
|
211 | (11) |
|
|
|
Weakness Identification for Effective Repair of Power Distribution Network |
|
|
222 | (10) |
|
|
|
|
|
New Adaptive Encoding Schemes for Switching Activity Balancing in On-Chip Buses |
|
|
232 | (10) |
|
|
|
|
On the Necessity of Combining Coding with Spacing and Shielding for Improving Performance and Power in Very Deep Sub-micron Interconnects |
|
|
242 | (13) |
|
|
|
|
|
|
Session 7 - High Level Design (2) |
|
|
|
Soft Error-Aware Power Optimization Using Gate Sizing |
|
|
255 | (13) |
|
|
|
|
|
Automated Instruction Set Characterization and Power Profile Driven Software Optimization for Mobile Devices |
|
|
268 | (10) |
|
|
|
|
|
|
|
RTL Power Modeling and Estimation of Sleep Transistor Based Power Gating |
|
|
278 | (10) |
|
|
|
|
Functional Verification of Low Power Designs at RTL |
|
|
288 | (12) |
|
|
|
XEEMU: An Improved XScale Power Simulator |
|
|
300 | (10) |
|
|
|
|
|
|
Session 8 - Security and Asynchronous Design |
|
|
|
Low Power Elliptic Curve Cryptography |
|
|
310 | (10) |
|
|
|
Design and Test of Self-checking Asynchronous Control Circuit |
|
|
320 | (10) |
|
|
|
|
|
An Automatic Design Flow for Implementation of Side Channel Attacks Resistant Crypto-Chips |
|
|
330 | (10) |
|
|
|
Analysis and Improvement of Dual Rail Logic as a Countermeasure Against DPA |
|
|
340 | (12) |
|
|
|
|
Session 9 - Low Power Applications |
|
|
|
Performance Optimization of Embedded Applications in a Hybrid Reconfigurable Platform |
|
|
352 | (11) |
|
|
|
|
The Energy Scalability of Wavelet-Based, Scalable Video Decoding |
|
|
363 | (10) |
|
|
|
|
Direct Memory Access Optimization in Wireless Terminals for Reduced Memory Latency and Energy Consumption |
|
|
373 | (11) |
|
|
|
|
|
|
|
Poster 1 - Modeling and Optimization |
|
|
|
Exploiting Input Variations for Energy Reduction |
|
|
384 | (10) |
|
|
|
A Model of DPA Syndrome and Its Application to the Identification of Leaking Gates |
|
|
394 | (10) |
|
|
|
Static Power Consumption in CMOS Gates Using Independent Bodies |
|
|
404 | (9) |
|
|
|
|
|
|
|
|
Moderate Inversion: Highlights for Low Voltage Design |
|
|
413 | (10) |
|
|
|
|
|
On Two-Pronged Power-Aware Voltage Scheduling for Multi-processor Real-Time Systems |
|
|
423 | (10) |
|
|
|
|
Semi Custom Design: A Case Study on SIMD Shufflers |
|
|
433 | (10) |
|
|
Nandhavel Sethubalasubramanian |
|
|
|
|
|
|
|
|
Poster 2 - High Level Design |
|
|
|
Optimization for Real-Time Systems with Non-convex Power Versus Speed Models |
|
|
443 | (10) |
|
|
|
|
|
Triple-Threshold Static Power Minimization in High-Level Synthesis of VLSI CMOS |
|
|
453 | (10) |
|
|
|
|
|
A Fast and Accurate Power Estimation Methodology for QDI Asynchronous Circuits |
|
|
463 | (11) |
|
|
|
|
|
Subthreshold Leakage Modeling and Estimation of General CMOS Complex Gates |
|
|
474 | (11) |
|
|
|
|
|
A Platform for Mixed HW/SW Algorithm Specifications for the Exploration of SW and HW Partitioning |
|
|
485 | (10) |
|
|
|
Fast Calculation of Permissible Slowdown Factors for Hard Real-Time Systems |
|
|
495 | (10) |
|
|
|
|
Design Methodology and Software Tool for Estimation of Multi-level Instruction Cache Memory Miss Rate |
|
|
505 | (11) |
|
|
|
Poster 3 - Low Power Techniques and Applications |
|
|
|
A Statistical Model of Logic Gates for Monte Carlo Simulation Including On-Chip Variations |
|
|
516 | (10) |
|
|
|
|
|
|
Switching Activity Reduction of MAC-Based FIR Filters with Correlated Input Data |
|
|
526 | (10) |
|
|
|
|
|
Performance of CMOS and Floating-Gate Full-Adders Circuits at Subthreshold Power Supply |
|
|
536 | (10) |
|
|
|
Low-Power Digital Filtering Based on the Logarithmic Number System |
|
|
546 | (10) |
|
|
|
|
A Power Supply Selector for Energy- and Area-Efficient Local Dynamic Voltage Scaling |
|
|
556 | (10) |
|
|
|
|
Dependability Evaluation of Time-Redundancy Techniques in Integer Multipliers |
|
|
566 | (10) |
|
|
|
|
Design and Industrialization Challenges of Memory Dominated SOCs |
|
|
576 | (1) |
|
|
Statistical Static Timing Analysis: A New Approach to Deal with Increased Process Variability in Advanced Nanometer Technologies |
|
|
577 | (1) |
|
|
|
578 | (1) |
|
|
Industrial Session - Design Challenges in Real-Life Projects |
|
|
|
Technological Trends, Design Constraints and Design Implementation Challenges in Mobile Phone Platforms |
|
|
579 | (1) |
|
|
System Design from Instrument Level Down to ASIC Transistors with Speed and Low Power as Driving Parameters |
|
|
580 | (1) |
|
Author Index |
|
581 | |